-
Notifications
You must be signed in to change notification settings - Fork 5
Commit
Signed-off-by: Andrew Leech <[email protected]>
- Loading branch information
There are no files selected for viewing
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Large diffs are not rendered by default.
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -1,45 +1,45 @@ | ||
Port,,AF0,AF1,AF2,AF3,AF4,AF5,AF6,AF7,AF8,AF9,AF10,AF11,AF12,AF13,AF14,AF15, | ||
,,SYS_AF,TIM1/TIM2/LPTIM1,TIM1/TIM2,SPI2S2/TIM1/LPTIM3,I2C1/I2C2/I2C3,SPI1/SPI2S2,RF,USART1/USART2,LPUART1,,,,COMP1/COMP2/TIM1,DEBUG,TIM2/TIM16/TIM17/LPTIM2,EVENOUT,ADC | ||
PortA,PA0,,TIM2_CH1,,,I2C3_SMBA,I2S_CKIN,,USART2_CTS,,,,,COMP1_OUT,DEBUG_PWR_REGLP1S,TIM2_ETR,EVENTOUT,ADC123_IN0 | ||
PortA,PA1,,TIM2_CH2,,LPTIM3_OUT,I2C1_SMBA,SPI1_SCK,,USART2_RTS,LPUART1_RTS,,,,,DEBUG_PWR_REGLP2S,,EVENTOUT,ADC123_IN1 | ||
PortA,PA2,LSCO,TIM2_CH3,,,,,,USART2_TX,LPUART1_TX,,,,COMP2_OUT,DEBUG_PWR_LDORDY,,EVENTOUT,ADC123_IN2 | ||
PortA,PA3,,TIM2_CH4,,,,I2S2_MCK,,USART2_RX,LPUART1_RX,,,,,,,EVENTOUT,ADC123_IN3 | ||
PortA,PA4,RTC_OUT2,LPTIM1_OUT,,,,SPI1_NSS,,USART2_CK,,,,,,DEBUG_SUBGHZSPI_NSSOUT,LPTIM2_OUT,EVENTOUT,ADC12_IN4 | ||
PortA,PA5,,TIM2_CH1,TIM2_ETR,SPI2_MISO,,SPI1_SCK,,,,,,,,DEBUG_SUBGHZSPI_SCKOUT,LPTIM2_ETR,EVENTOUT,ADC12_IN5 | ||
PortA,PA6,,TIM1_BKIN,,,I2C2_SMBA,SPI1_MISO,,,LPUART1_CTS,,,,TIM1_BKIN,DEBUG_SUBGHZSPI_MISOOUT,TIM16_CH1,EVENTOUT,ADC12_IN6 | ||
PortA,PA7,,TIM1_CH1N,,,I2C3_SCL,SPI1_MOSI,,,,,,,COMP2_OUT,DEBUG_SUBGHZSPI_MOSIOUT,TIM17_CH1,EVENTOUT,ADC12_IN7 | ||
PortA,PA8,MCO,TIM1_CH1,,,,SPI2_SCK/I2S2_CK,,USART1_CK,,,,,,,LPTIM2_OUT,EVENTOUT, | ||
PortA,PA9,,TIM1_CH2,,SPI2_NSS/I2S2_WS,I2C1_SCL,SPI2_SCK/I2S2_CK,,USART1_TX,,,,,,,,EVENTOUT, | ||
PortA,PA10,RTC_REFIN,TIM1_CH3,,,I2C1_SDA,SPI2_MOSI/I2S2_SD,,USART1_RX,,,,,,DEBUG_RF_HSE32RDY,TIM17_BKIN,EVENTOUT, | ||
PortA,PA11,,TIM1_CH4,TIM1_BKIN2,LPTIM3_ETR,I2C2_SDA,SPI1_MISO,,USART1_CTS,,,,,TIM1_BKIN2,DEBUG_RF_NRESET,,EVENTOUT, | ||
PortA,PA12,,TIM1_ETR,,LPTIM3_IN1,I2C2_SCL,SPI1_MOSI,RF_BUSY,USART1_RTS,,,,,,,,EVENTOUT, | ||
PortA,PA13,JTMS/SWDIO,,,,I2C2_SMBA,,,,IR_OUT,,,,,,,EVENTOUT, | ||
PortA,PA14,JTCK/SWCLK,LPTIM1_OUT,,,I2C1_SMBA,,,,,,,,,,,EVENTOUT, | ||
PortA,PA15,JTDI,TIM2_CH1,TIM2_ETR,,I2C2_SDA,SPI1_NSS,,,,,,,,,,EVENTOUT, | ||
PortB,PB0,,,,,,,,,,,,,COMP1_OUT,,,EVENTOUT,ADC12_IN8 | ||
PortB,PB1,,,,,,,,,LPUART1_RTS_DE,,,,,,LPTIM2_IN1,EVENTOUT,ADC12_IN9 | ||
PortB,PB2,,LPTIM1_OUT,,,I2C3_SMBA,SPI1_NSS,,,,,,,,DEBUG_RF_SMPSRDY,,EVENTOUT, | ||
PortB,PB3,JTDO/TRACESWO,TIM2_CH2,,,,SPI1_SCK,RF_IRQ0,USART1_RTS,,,,,,DEBUG_RF_DTB1,,EVENTOUT, | ||
PortB,PB4,NJTRST,,,,I2C3_SDA,SPI1_MISO,,USART1_CTS,,,,,,DEBUG_RF_LDORDY,TIM17_BKIN,EVENTOUT, | ||
PortB,PB5,,LPTIM1_IN1,,,I2C1_SMBA,SPI1_MOSI,RF_IRQ1,USART1_CK,,,,,COMP2_OUT,,TIM16_BKIN,EVENTOUT, | ||
PortB,PB6,,LPTIM1_ETR,,,I2C1_SCL,,,USART1_TX,,,,,,,TIM16_CH1N,EVENTOUT, | ||
PortB,PB7,,LPTIM1_IN2,,TIM1_BKIN,I2C1_SDA,,,USART1_RX,,,,,,,TIM17_CH1N,EVENTOUT, | ||
PortB,PB8,,TIM1_CH2N,,,I2C1_SCL,,RF_IRQ2,,,,,,,,TIM16_CH1,EVENTOUT, | ||
PortB,PB9,,TIM1_CH3N,,,I2C1_SDA,SPI2_NSS/I2S2_WS,,,IR_OUT,,,,,,TIM17_CH1,EVENTOUT, | ||
PortB,PB10,,TIM2_CH3,,,I2C3_SCL,SPI2_SCK/I2S2_CK,,,LPUART1_RX,,,,COMP1_OUT,,,EVENTOUT, | ||
PortB,PB11,,TIM2_CH4,,,I2C3_SDA,,,,LPUART1_TX,,,,COMP2_OUT,,,EVENTOUT, | ||
PortB,PB12,,TIM1_BKIN,,TIM1_BKIN,I2C3_SMBA,SPI2_NSS/I2S2_WS,,,LPUART1_RTS,,,,,,,EVENTOUT, | ||
PortB,PB13,,TIM1_CH1N,,,I2C3_SCL,SPI2_SCK/I2S2_CK,,,LPUART1_CTS,,,,,,,EVENTOUT, | ||
PortB,PB14,,TIM1_CH2N,,I2S2_MCK,I2C3_SDA,SPI2_MISO,,,,,,,,,,EVENTOUT, | ||
PortB,PB15,,TIM1_CH3N,,,I2C2_SCL,SPI2_MOSI/I2S2_SD,,,,,,,,,,EVENTOUT, | ||
PortC,PC0,,LPTIM1_IN1,,,I2C3_SCL,,,,LPUART1_RX,,,,,,LPTIM2_IN1,EVENTOUT,ADC123_IN10 | ||
PortC,PC1,,LPTIM1_OUT,,SPI2_MOSI/I2S2_SD,I2C3_SDA,,,,LPUART1_TX,,,,,,,EVENTOUT,ADC123_IN11 | ||
PortC,PC2,,LPTIM1_IN2,,,,SPI2_MISO,,,,,,,,,,EVENTOUT,ADC123_IN12 | ||
PortC,PC3,,LPTIM1_ETR,,,,SPI2_MOSI/I2S2_SD,,,,,,,,,LPTIM2_ETR,EVENTOUT,ADC123_IN13 | ||
PortC,PC4,,,,,,,,,,,,,,,,EVENTOUT,ADC12_IN14 | ||
PortC,PC5,,,,,,,,,,,,,,,,EVENTOUT,ADC12_IN15 | ||
PortC,PC6,,,,,,I2S2_MCK,,,,,,,,,,EVENTOUT, | ||
PortC,PC13,,,,,,,,,,,,,,,,EVENTOUT, | ||
PortC,PC14,,,,,,,,,,,,,,,,EVENTOUT, | ||
PortC,PC15,,,,,,,,,,,,,,,,EVENTOUT, | ||
PortH,PH3,,,,,,,,,,,,,,,,EVENTOUT, | ||
Port, Pin, AF0, AF1, AF2, AF3, AF4, AF5, AF6, AF7, AF8, AF9, AF10, AF11, AF12, AF13, AF14, AF15, AF16 | ||
, , DEBUG/RCC/RTC/SYS, LPTIM1/TIM1/2, TIM2, I2S2/LPTIM3/SPI2/TIM1, I2C1/2/3, I2S1/2/SPI1/2, DEBUG/RF, USART1/2, IR/LPUART1, , , , COMP1/2/TIM1, DEBUG, LPTIM2/TIM2/16/17, CM4, ADC | ||
PortA, PA0, , TIM2_CH1, , , I2C3_SMBA, I2S1_CKIN, , USART2_CTS/USART2_NSS, , , , , COMP1_OUT, DEBUG_PWR/REGLP1S, TIM2_ETR, CM4_EVENTOUT, | ||
PortA, PA1, , TIM2_CH2, , LPTIM3_OUT, I2C1_SMBA, SPI1_SCK, , USART2_DE/USART2_RTS, LPUART1_RTS, , , , , DEBUG_PWR/REGLP2S, , CM4_EVENTOUT, | ||
PortA, PA2, RCC_LSCO, TIM2_CH3, , , , , , USART2_TX, LPUART1_TX, , , , COMP2_OUT, DEBUG_PWR/LDORDY, , CM4_EVENTOUT, | ||
PortA, PA3, , TIM2_CH4, , , , I2S2_MCK, , USART2_RX, LPUART1_RX, , , , , , , CM4_EVENTOUT, | ||
PortA, PA4, , LPTIM1_OUT, , , , SPI1_NSS, , USART2_CK, , , , , , DEBUG_SUBGHZSPI/NSSOUT, LPTIM2_OUT, CM4_EVENTOUT, | ||
PortA, PA5, , TIM2_CH1, TIM2_ETR, SPI2_MISO, , SPI1_SCK, , , , , , , , DEBUG_SUBGHZSPI/SCKOUT, LPTIM2_ETR, CM4_EVENTOUT, | ||
PortA, PA6, , , , , I2C2_SMBA, SPI1_MISO, , , LPUART1_CTS, , , , TIM1_BKIN, DEBUG_SUBGHZSPI/MISOOUT, TIM16_CH1, CM4_EVENTOUT, | ||
PortA, PA7, , TIM1_CH1N, , , I2C3_SCL, SPI1_MOSI, , , , , , , COMP2_OUT, DEBUG_SUBGHZSPI/MOSIOUT, TIM17_CH1, CM4_EVENTOUT, | ||
PortA, PA8, RCC_MCO, TIM1_CH1, , , , I2S2_CK/SPI2_SCK, , USART1_CK, , , , , , , LPTIM2_OUT, CM4_EVENTOUT, | ||
PortA, PA9, , TIM1_CH2, , I2S2_WS/SPI2_NSS, I2C1_SCL, I2S2_CK/SPI2_SCK, , USART1_TX, , , , , , , , CM4_EVENTOUT, | ||
PortA, PA10, RTC_REFIN, TIM1_CH3, , , I2C1_SDA, I2S2_SD/SPI2_MOSI, , USART1_RX, , , , , , DEBUG_RF/HSE32RDY, TIM17_BKIN, CM4_EVENTOUT, ADC_IN6 | ||
PortA, PA11, , TIM1_CH4, , LPTIM3_ETR, I2C2_SDA, SPI1_MISO, , USART1_CTS/USART1_NSS, , , , , TIM1_BKIN2, DEBUG_RF/NRESET, , CM4_EVENTOUT, ADC_IN7 | ||
PortA, PA12, , TIM1_ETR, , LPTIM3_IN1, I2C2_SCL, SPI1_MOSI, DEBUG_RF/BUSY, USART1_DE/USART1_RTS, , , , , , , , CM4_EVENTOUT, ADC_IN8 | ||
PortA, PA13, DEBUG_JTMS/SWDIO, , , , I2C2_SMBA, , , , IR_OUT, , , , , , , CM4_EVENTOUT, ADC_IN9 | ||
PortA, PA14, DEBUG_JTCK/SWCLK, LPTIM1_OUT, , , I2C1_SMBA, , , , , , , , , , , CM4_EVENTOUT, ADC_IN10 | ||
PortA, PA15, DEBUG_JTDI, TIM2_CH1, TIM2_ETR, , I2C2_SDA, SPI1_NSS, , , , , , , , , , CM4_EVENTOUT, ADC_IN11 | ||
PortB, PB0, , , , , , , , , , , , , COMP1_OUT, , , CM4_EVENTOUT, | ||
PortB, PB1, , , , , , , , , LPUART1_DE/LPUART1_RTS, , , , , , LPTIM2_IN1, CM4_EVENTOUT, ADC_IN5 | ||
PortB, PB2, , LPTIM1_OUT, , , I2C3_SMBA, SPI1_NSS, , , , , , , , DEBUG_RF/SMPSRDY, , CM4_EVENTOUT, ADC_IN4 | ||
PortB, PB3, DEBUG_JTDO/SWO, TIM2_CH2, , , , SPI1_SCK, RF_IRQ0, USART1_DE/USART1_RTS, , , , , , DEBUG_RF/DTB1, , CM4_EVENTOUT, ADC_IN2 | ||
PortB, PB4, JTRST, , , , I2C3_SDA, SPI1_MISO, , USART1_CTS/USART1_NSS, , , , , , DEBUG_RF/LDORDY, TIM17_BKIN, CM4_EVENTOUT, ADC_IN3 | ||
PortB, PB5, , LPTIM1_IN1, , , I2C1_SMBA, SPI1_MOSI, RF_IRQ1, USART1_CK, , , , , COMP2_OUT, , TIM16_BKIN, CM4_EVENTOUT, | ||
PortB, PB6, , LPTIM1_ETR, , , I2C1_SCL, , , USART1_TX, , , , , , , TIM16_CH1N, CM4_EVENTOUT, | ||
PortB, PB7, , LPTIM1_IN2, , TIM1_BKIN, I2C1_SDA, , , USART1_RX, , , , , , , TIM17_CH1N, CM4_EVENTOUT, | ||
PortB, PB8, , TIM1_CH2N, , , I2C1_SCL, , RF_IRQ2, , , , , , , , TIM16_CH1, CM4_EVENTOUT, | ||
PortB, PB9, , TIM1_CH3N, , , I2C1_SDA, I2S2_WS/SPI2_NSS, , , IR_OUT, , , , , , TIM17_CH1, CM4_EVENTOUT, | ||
PortB, PB10, , TIM2_CH3, , , I2C3_SCL, I2S2_CK/SPI2_SCK, , , LPUART1_RX, , , , COMP1_OUT, , , CM4_EVENTOUT, | ||
PortB, PB11, , TIM2_CH4, , , I2C3_SDA, , , , LPUART1_TX, , , , COMP2_OUT, , , CM4_EVENTOUT, | ||
PortB, PB12, , , , TIM1_BKIN, I2C3_SMBA, I2S2_WS/SPI2_NSS, , , LPUART1_DE/LPUART1_RTS, , , , , , , CM4_EVENTOUT, | ||
PortB, PB13, , TIM1_CH1N, , , I2C3_SCL, I2S2_CK/SPI2_SCK, , , LPUART1_CTS, , , , , , , CM4_EVENTOUT, ADC_IN0 | ||
PortB, PB14, , TIM1_CH2N, , I2S2_MCK, I2C3_SDA, SPI2_MISO, , , , , , , , , , CM4_EVENTOUT, ADC_IN1 | ||
PortB, PB15, , TIM1_CH3N, , , I2C2_SCL, I2S2_SD/SPI2_MOSI, , , , , , , , , , CM4_EVENTOUT, | ||
PortC, PC0, , LPTIM1_IN1, , , I2C3_SCL, , , , LPUART1_RX, , , , , , LPTIM2_IN1, CM4_EVENTOUT, | ||
PortC, PC1, , LPTIM1_OUT, , I2S2_SD/SPI2_MOSI, I2C3_SDA, , , , LPUART1_TX, , , , , , , CM4_EVENTOUT, | ||
PortC, PC2, , LPTIM1_IN2, , , , SPI2_MISO, , , , , , , , , , CM4_EVENTOUT, | ||
PortC, PC3, , LPTIM1_ETR, , , , I2S2_SD/SPI2_MOSI, , , , , , , , , LPTIM2_ETR, CM4_EVENTOUT, | ||
PortC, PC4, , , , , , , , , , , , , , , , CM4_EVENTOUT, | ||
PortC, PC5, , , , , , , , , , , , , , , , CM4_EVENTOUT, | ||
PortC, PC6, , , , , , I2S2_MCK, , , , , , , , , , CM4_EVENTOUT, | ||
PortC, PC13, , , , , , , , , , , , , , , , CM4_EVENTOUT, | ||
PortC, PC14, , , , , , , , , , , , , , , , CM4_EVENTOUT, | ||
PortC, PC15, , , , , , , , , , , , , , , , CM4_EVENTOUT, | ||
PortH, PH3, , , , , , , , , , , , , , , , CM4_EVENTOUT, |